## FEATURES

## Low per-channel cost 32-lead DIL hybrid package <br> 2.6 arc minute accuracy <br> 14-bit resolution <br> Built-in test <br> Independent reference inputs <br> High tracking rate

## APPLICATIONS

## Gimbal/gyro control systems

## Robotics

Engine controllers
Coordinate conversion
Military servo control systems
Fire control systems
Avionic systems
Antenna monitoring
CNC machine tooling

## GENERAL DESCRIPTION

The AD2S44 is a 14-bit dual channel, continuous tracking synchro/ resolver-to-digital converter. It has been designed specifically for applications where space, weight, and cost are at a premium. Each 32-lead hybrid device contains two independent Type II servo loop tracking converters. The ratiometric conversion technique employed provides excellent noise immunity and tolerance of long lead lengths.

The core of each conversion is performed by state-of-the-art monolithic, integrated circuits manufactured by the Analog Devices, Inc., proprietary BiMOS II process, which combines the advantages of low power CMOS digital logic with bipolar linear circuits. The use of these ICs keeps the internal component count low and ensures high reliability.
The built-in test ( $\overline{\mathrm{BIT}}$ ) facility can be used in failsafe systems to provide an indication of whether the converter is tracking accurately.
Each channel incorporates a high accuracy differential conditioning circuit for signal inputs providing more than 74 dB of common-mode rejection. Options are available for both synchro and resolver format inputs. The converter output is via a three-state transparent latch allowing data to be read without interruption of the converter operation. The $\mathrm{A} / \overline{\mathrm{B}}$ and $\overline{\mathrm{OE}}$ control lines select the channel and present the digital position to the common data outputs.
The AD2S44 also features independent reference inputs where different reference frequencies can be used for each channel.
All components are $100 \%$ tested at $-55^{\circ} \mathrm{C},+25^{\circ} \mathrm{C}$, and $+125^{\circ} \mathrm{C}$. Devices are processed to high reliability screening standards and receive further levels of testing and screening to ensure high levels of reliability.

FUNCTIONAL BLOCK DIAGRAM


Figure 1.

Rev. A
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## AD2S44

## TABLE OF CONTENTS

Features ..... 1
Applications .....  1
General Description .....  1
Functional Block Diagram ..... 1
Table of Contents ..... 2
Revision History ..... 2
Specifications ..... 3
Absolute Maximum Ratings ..... 5
ESD Caution ..... 5
Pin Configuration and Function Descriptions ..... 6
Theory of Operation .....  .7
Connecting the Converter ..... 7
Channel Select (A/B) ..... 7

## REVISION HISTORY

08/08-Rev. 0 to Rev. A
Updated Format ..... Universal
Changes to Specifications Section ..... 3
Changes to Absolute Maximum Ratings Section ..... 5
Deleted Standard Processing Section ..... 7
Output Enable ( $\overline{\mathrm{OE}})$ .....  8
Built-In Test ( $\overline{\mathrm{BIT}}$ ) .....  8
Scaling for Nonstandard Signals .....  9
Dynamic Performance .....  9
Acceleration Error .....  9
Reliability ..... 10
Processing for High Reliability (B Suffix) ..... 10
Other Products ..... 10
Outline Dimensions ..... 11
Ordering Guide ..... 11
Ordering Information ..... 11
Changes to Processing for High Reliability Section and Other Products Section ..... 10
Updated Outline Dimensions ..... 11
Changes to Ordering Guide ..... 11
Changes to Ordering Information ..... 11

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1.


## AD2S44


${ }^{1}$ Specified overtemperature range, $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, and for: (a) $\pm 10 \%$ signal and reference amplitude variation; (b) $\pm 10 \%$ signal and reference harmonic distortion; (c) $\pm 5 \%$ power supply variation; and (d) $\pm 10 \%$ variation in reference frequency.
${ }^{2}$ These parameters are $100 \%$ tested at nominal values of power supplies, input signal voltages, and operating frequency. All other parameters are guaranteed by design, not tested.

## ABSOLUTE MAXIMUM RATINGS

Table 2.

| Parameter | Rating |
| :---: | :---: |
| +Vs to GND | +17.25 V dc |
| - $\mathrm{V}_{\text {s }}$ to GND | $-17.25 \mathrm{~V} \mathrm{dc}$ |
| Any Logic Input to GND | $+6.0 \mathrm{~V} \mathrm{dc} \mathrm{(maximum)}$ |
| Any Logic Input to GND | -0.4 V dc (minimum) |
| Maximum Junction Temperature | $150^{\circ} \mathrm{C}$ |
| S1, S2, S3, S4 Pins (Line-to-Line) ${ }^{1}$ |  |
| 90 V Option | $\pm 600 \mathrm{~V}$ dc |
| 11.8V Option | $\pm 80 \mathrm{~V} \mathrm{dc}$ |
| S1, S2, S3, S4 Pins to GND |  |
| 90 V Option | $\pm 600 \mathrm{~V}$ dc |
| 11.8 V Option | $\pm 80 \mathrm{~V} \mathrm{dc}$ |
| RH1 Pins to Rıo Pins |  |
| $26 \mathrm{~V}, 115 \mathrm{~V}$ Options | $\pm 600 \mathrm{~V} \mathrm{dc}$ |
| $\mathrm{R}_{\text {HI }}$ Pins to R $\mathrm{Lo}^{\text {Pins to GND }}$ |  |
| $26 \mathrm{~V}, 115 \mathrm{~V}$ Options | $\pm 600 \mathrm{~V}$ dc |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

[^0]Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## AD2S44

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration
Table 3. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 to 7 | $\overline{\text { DB8 to DB14 (LSB) }}$ | Parallel Output Data Bits. |
| 8 | $\overline{\text { OE }}$ | Output Enable Input. |
| 9 | A/B | Channel A or Channel B Select Input. |
| 10 | $\overline{\mathrm{BIT}}$ | Built-In Test Error Output. |
| 11 | RLo (A) $^{10}$ | RHI (A) |
| 12 | S4 (A) to S1 (A) | Input Pin for Channel A Reference Low. |
| 17 to to 20 | S1 (B) to S4 (B) | Channel A Input Signal. |
| 21 | RHI (B) | Channel B Input Signal. |
| 22 | RLo (B) | Input Pin for Channel B Reference High. |
| 23 | GND | Input Pin for Channel B Reference Low. |
| 24 | $-V_{\text {S }}$ | Power Supply Ground. This pin is electrically connected to the case. |
| 25 | $+V_{\text {S }}$ | Negative Power Supply. |
| 26 to 32 | DB1 (MSB) to DB7 | Positive Power Supply. |

## THEORY OF OPERATION

The AD2S44 operates on a tracking principle. The output digital word continually tracks the position of the synchro/resolver shaft without the need for external convert commands and status wait loops. As the transducer moves through a position equivalent to the least significant bit weighting, the output digital word is updated.
Each channel is identical in operation, sharing power supply and output pins. Both channels operate continuously and independently of each other. The digital output from either channel is available after switching the channel select and output enable inputs.
If the device is a synchro-to-digital converter, the 3-wire synchro output is connected to the $\mathrm{S} 1, \mathrm{~S} 2$, and S 3 pins on the unit, and a solid-state Scott T input conditioner converts these signals into resolver format given by

$$
\begin{aligned}
& V_{1}=K E_{0} \sin \omega t \sin \theta \\
& V_{2}=K E_{0} \sin \omega t \cos \theta
\end{aligned}
$$

where:
$\theta$ is the angle of the synchro shaft.
$\mathrm{E}_{0} \sin \omega \mathrm{t}$ is the reference signal.
$K$ is the transformation ratio of the input signal conditioner.
If the unit is a resolver-to-digital converter, the 4-wire resolver output is connected directly to the $\mathrm{S} 1, \mathrm{~S} 2, \mathrm{~S} 3$, and S 4 pins on the unit.

To understand the conversion process, assume that the current word state of the up-down counter is $\phi$. $V_{1}$ is multiplied by $\cos \phi$, and $V_{2}$ is multiplied by $\sin \phi$ to give the following:

$$
\begin{aligned}
& K E_{0} \sin \omega t \sin \theta \cos \phi \\
& K E_{0} \sin \omega t \cos \theta \sin \phi
\end{aligned}
$$

These signals are subtracted by the error amplifier to give
$K E_{0} \sin \omega t(\sin \theta \cos \phi-\cos \theta \sin \phi)$
or
$K E_{0} \sin \omega t \sin (\theta-\phi)$

A phase sensitive detector, integrator, and voltage-controlled oscillator (VCO) form a closed-loop system that seeks to null sin $(\theta-\phi)$. When this is accomplished, the word state of the up-down counter ( $\phi$ ) equals the synchro/resolver shaft angle ( $\theta$ ), to within the rated accuracy of the converter.

## CONNECTING THE CONVERTER

The power supply voltages connected to $-\mathrm{V}_{\mathrm{s}}$ and $+\mathrm{V}_{\mathrm{s}}$ are to be $\pm 15 \mathrm{~V}$ and cannot be reversed.
It is suggested that a parallel combination of a ceramic 100 nF capacitor and a tantalum $6.8 \mu \mathrm{~F}$ capacitor be placed from each of the supply pins to GND.
The pin marked GND is connected electrically to the case and is to be taken to 0 V potential in the system.
The digital output is taken from Pin 26 to Pin 32 and from Pin 1 to Pin 7. Pin 26 is the MSB, and Pin 7 is the LSB.
The reference connections are made to the $R_{H I}$ pins and the $R_{\text {LO }}$ pins. In the case of a synchro, the signals are connected to the $\mathrm{S} 1, \mathrm{~S} 2$, and S 3 pins, according to the following convention:

$$
\begin{aligned}
& E_{S 1-S 3}=E_{\text {RLO-RHI }} \sin \omega t \sin \theta \\
& E_{S 3-S 2}=E_{\text {RLO-RHI }} \sin \omega t \sin \left(\theta-120^{\circ}\right) \\
& E_{S 2-S 1}=E_{\text {RLO-RHI }} \sin \omega t \sin \left(\theta-240^{\circ}\right)
\end{aligned}
$$

For a resolver, the signals are connected to the S1, S2, S3, and S4 pins, according to the following convention:

$$
\begin{aligned}
& E_{S 1-S 3}=E_{R L O-R H I} \sin \omega t \sin \theta \\
& E_{S 2-S 4}=E_{\text {RLO-RHI }} \sin \omega t \cos \theta
\end{aligned}
$$

## CHANNEL SELECT (A/ $\bar{B}$ )

$A / \bar{B}$ is the channel select input. A Logic 1 selects Channel A, and a Logic 0 selects Channel B. Data becomes valid 640 ns after $\mathrm{A} / \overline{\mathrm{B}}$ is toggled. Timing information is shown in Figure 4 and Figure 5.


Figure 3. Functional Block Diagram

## AD2S44

## OUTPUT ENABLE (OE)

$\overline{\mathrm{OE}}$ is the output enable input; the signal is active low. When set to Logic 1, DB1 to DB14 are in high impedance state. When $\overline{\mathrm{OE}}$ is set to Logic 0, DB1 to DB14 represent the angle of the transducer shaft to within the stated accuracy of the converter (see bit weights in Table 4). Data becomes valid 640 ns after the $\overline{\mathrm{OE}}$ is switched. Timing information is shown in Figure 4 and Figure 5 and detailed in Table 1.

Table 4. Bit Weight

| Bit No. | Weight (Degrees) |
| :--- | :--- |
| 1 (MSB) | 180.0000 |
| 2 | 90.0000 |
| 3 | 45.0000 |
| 4 | 22.5000 |
| 5 | 11.2500 |
| 6 | 5.6250 |
| 7 | 2.8125 |
| 8 | 1.4063 |
| 9 | 0.7031 |
| 10 | 0.3516 |
| 11 | 0.1758 |
| 12 | 0.0879 |
| 13 | 0.0439 |
| 14 ( LSB) | 0.0220 |


*CONVERTER DATA OUTPUT IS INHIBITED FROM UPDATES DURING CHANNEL VALID.

Figure 4. Repetitive Reading of One Channel

*CONVERTER DATA OUTPUT IS INHIBITED FROM UPDATES DURING CHANNEL VALID.

## BUILT-IN TEST (BIT)

The $\overline{\mathrm{BIT}}$ is the built-in test error output, which provides an overvelocity or fault indication signal for the channel selected via $A / \bar{B}$. The error voltage of each channel is continuously monitored. When the error exceeds $\pm 50$ bits for the currently selected channel, the $\overline{B I T}$ output goes low, indicating that an error greater than approximately one angular degree exists, and the data is, therefore, invalid. The $\overline{\mathrm{BIT}}$ signal has a built-in hysteresis; that is, the error required to set the $\overline{\mathrm{BIT}}$ is greater than the error required for it to be cleared. The $\overline{\mathrm{BIT}}$ is set when the error exceeds 55 LSBs and is cleared when the error goes below 45 LSBs. This mode of operation guarantees that the $\overline{\text { BIT }}$ does not flicker when the error threshold is crossed.

The $\overline{\mathrm{BIT}}$ is valid for the selected channel approximately 50 ns after the change in the state of $A / \bar{B}$. In most instances, the error condition that sets the $\overline{\mathrm{BIT}}$ must persist for at least one period of the reference signal prior to the $\overline{\mathrm{BIT}}$ responding to the condition.

Table 5. $\overline{\text { BIT }}$ Output Faults

| Condition | Description |
| :--- | :--- |
| Power-Up Transient <br> Response | The $\overline{\text { BIT }}$ returns to a logic high state after <br> the AD2S44 position output synchronizes <br> with the angle input to within $1^{\circ}$. <br> Normally, the BIT is low at power-up for <br> a period less than or equal to the large <br> signal step response settling time of the <br> AD2S44 after the $\pm$ Vs supplies have <br> stabilized to within 5\% of their final values. |
| Step Input > 1 ${ }^{\circ}$ | The $\overline{\text { BIT returns to a logic high state after }}$ <br> the selected channel of the AD2S44 has <br> settled to within $1^{\circ}$ of the input angle <br> resulting from an instantaneous step. |
| Excessive Velocity | The $\overline{\text { BIT }}$ is driven to a logic low if the <br> maximum tracking rate of the AD2S44 is <br> exceeded (20 rps typical). |
| Signal Failure | The $\overline{\text { BIT }}$ may be driven to a logic low state if <br> all signal voltages to the selected channel <br> are lost. |
| Converter/System | Any failure that causes the AD2S44 to fail <br> to track the input synchro/resolver angles <br> drives the $\overline{\text { BIT to a logic low. This may }}$ <br> include, but is not limited to, acceleration <br> conditions, poor supply voltage regulation, <br> or excessive noise on the signal connections. |

Figure 5. Alternative Reading of Each Channel

## SCALING FOR NONSTANDARD SIGNALS

A feature of these converters is that the signal and reference inputs can be resistively scaled to accommodate nonstandard input signal and reference voltages that are outside the nominal $\pm 10 \%$ limits of the converter. Using this technique, it is possible to use a standard converter with a personality card in systems where a wide range of input and reference voltages are encountered.
The accuracy of the converter is affected by the matching accuracies of resistors used for external scaling. For resolver format options, it is critical that the value of the resistors on the S1 (A)/ S1 (B) to S3 (A)/S3 (B) signal input pair be precisely matched to the $S 4(A) / S 4$ (B) to $S 2(A) / S 2(B)$ input pair. For synchro options, the three resistors on the S1, S2, and S3 pins must be matched. In general, a $0.1 \%$ mismatch between resistor values contributes an additional 1.7 arc minutes of error to the conversion. In addition, imbalances in resistor values can greatly reduce the commonmode rejection ratio of the signal inputs.
To calculate the values of the external scaling resistors, add $2.222 \mathrm{k} \Omega$ for each volt of signal in series with the $\mathrm{S} 1, \mathrm{~S} 2, \mathrm{~S} 3$, and S 4 pins (no resistor is required on the S 4 pins for synchro options) and add $3 \mathrm{k} \Omega$ extra per volt of reference in series with the $\mathrm{R}_{\mathrm{LO}}$ pins and the $\mathrm{R}_{\mathrm{HI}}$ pins.

## DYNAMIC PERFORMANCE



Figure 6. Transfer Function of AD2S44
The transfer function of the converter is as follows:
Open-loop transfer function

$$
\frac{\theta_{\text {OUT }}}{\theta_{I N}}=\frac{K_{a}}{s^{2}} \times \frac{1+s T_{1}}{1+s T_{2}}
$$

Closed-loop transfer function

$$
\frac{\theta_{O U T}}{\theta_{I N}}=\frac{1+s T_{1}}{1+s T_{1}+s^{2} / K_{a}+s^{3} T_{2} / K_{a}}
$$

where:
$K_{a}=62000 \mathrm{sec}^{-2}$.
$\mathrm{T}_{1}=0.0061 \mathrm{sec}$.
$\mathrm{T}_{2}=0.001 \mathrm{sec}$.

The gain and phase diagrams are shown in Figure 7 and Figure 8.


Figure 7. Gain Plot


## ACCELERATION ERROR

A tracking converter employing a Type II servo loop does not suffer any velocity lag. However, there is an additional error due to acceleration. This error is defined using the acceleration constant ( $\mathrm{K}_{\mathrm{a}}$ ) of the converter

$$
K_{a}=\text { Input Acceleration/Error in Output Angle }
$$

The numerator and denominator must have consistent angular units. For example, if $\mathrm{K}_{\mathrm{a}}$ is expressed in $\mathrm{sec}^{-2}$, the input acceleration is to be specified in degrees/ $\mathrm{sec}^{2}$ and the output angle error is to be specified in degrees. Alternatively, the angular unit of measure can also be in units such as radians, arc minutes, or LSBs.

## AD2S44

$\mathrm{K}_{\mathrm{a}}$ does not define maximum acceleration; it defines only the error due to acceleration. The maximum acceleration of which the AD2S44 keeps track is approximate to $5 \times \mathrm{K}_{\mathrm{a}}=310,000^{\circ} / \mathrm{sec}^{2}$ or about 800 revolutions $/ \mathrm{sec}^{2}$.
$\mathrm{K}_{\mathrm{a}}$ can be used to predict the output position error due to input acceleration. For example, an acceleration of 50 revolutions $/ \mathrm{sec}^{2}$ with $K_{a}=62,000$ is calculated using the following equation:

$$
\begin{aligned}
& \text { Errors in LSBs }=\frac{\text { Input Acceleration }\left[\frac{L S B}{\sec ^{2}}\right]}{K_{a}\left[\sec ^{-2}\right]}= \\
& \frac{50\left[\frac{\mathrm{rev}}{\mathrm{sec}^{2}}\right] \times 2^{14}\left[\frac{L S B}{\mathrm{rev}}\right]}{62,000\left[\mathrm{sec}^{-2}\right]}=13.2 \mathrm{LSBs}
\end{aligned}
$$

## RELIABILITY

The reliability of these products is very high due to the extensive use of custom chip circuits that decrease the active component count. Calculations of the MTBF figure under various environmental conditions are available upon request from Analog Devices.

Figure 9 shows the MTBF in years vs. case temperature for Naval Sheltered conditions calculated in accordance with the Mil-Hdbk-217E.


Figure 9. MTBF vs. Temperature

PROCESSING FOR HIGH RELIABILITY (B SUFFIX)
As a part of the high reliability manufacturing procedure, all converters receive the processing shown in Table 6.

Table 6.

| Process $^{1}$ | Conditions |
| :--- | :--- |
| Precap Visual Inspection | MIL-STD-883, Method 2017 |
| Temperature Cycling | 10 cycles, $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Constant Acceleration | $5000 \mathrm{Gs}, \mathrm{Y} 1$ plane |
| Interim Electrical Tests | $@ 25^{\circ} \mathrm{C}$ |
| Operating Burn In | 160 hours @ $125^{\circ} \mathrm{C}$ |
| Seal Test, Fine and Gross | MIL-STD-883, Method 1014 |
| Final Electrical Test | Performed at $\mathrm{T}_{\text {MIN }, ~} \mathrm{~T}_{\text {AMB, }} \mathrm{T}_{\text {MAX }}$ |
| External Visual Inspection | MIL-STD-883, Method 2009 |

${ }^{1}$ Test and screening data supplied by request.

## OTHER PRODUCTS

Analog Devices manufactures many other products concerned with the conversion of synchro/resolver data, such as the SDC/RDC1740 series and the AD2S80A series.

## Hybrid

The SDC/RDC1740 is a hybrid synchro/resolver-to-digital converter with internal isolating micro transformers.

## Monolithic

The AD2S80A series are ICs performing resolver-to-digital conversion with accuracies up to $\pm 2$ arc minutes and 16 -bit resolution.

## OUTLINE DIMENSIONS



NOTES:

1. INDEX AREA IS INDICATED BY A NOTCH OR LEAD ONE ${ }^{\llcorner }$ IDENTIFICATION MARK LOCATED ADJACENT TO LEAD ONE.
2. CONTROLLING DIMENSIONS ARE IN INCHES. MILLIMETER DIMENSIONS ${ }^{L}$ (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.L

Figure 10. 32-Lead Bottom-Brazed Ceramic DIP for Hybrid [BBDIP_H]
(DH-32E)
Dimensions shown in inches and (millimeters)
ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD2S44-TM11B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 32 -Lead Bottom-Brazed Ceramic DIP for Hybrid [BBDIP_H] | DH-32E |
| AD2S44-TM12B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 32 -Lead Bottom-Brazed Ceramic DIP for Hybrid [BBDIP_H] | DH-32E |
| AD2S44-TM18B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 32 -Lead Bottom-Brazed Ceramic DIP for Hybrid [BBDIP_H] | DH-32E |
| AD2S44-UM18B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 32 -Lead Bottom-Brazed Ceramic DIP for Hybrid [BBDIP_H] | DH-32E |

## ORDERING INFORMATION

When ordering, the converter part numbers are to be suffixed by a two-letter code defining the accuracy grade, and a two digit numeric code defining the signal/reference voltage and frequency. All the standard options, and their option codes, are shown in Figure 11. For nonstandard configurations, contact Analog Devices.

For example, the AD2S44-TM12B is the correct part number for a component that operates with 90 V signal, 115 V reference synchro format inputs and yields a $\pm 4.0$ arc minutes accuracy over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range processed to high reliability standards.


Figure 11.

## AD2S44

## NOTES


[^0]:    ${ }^{1}$ On synchro input options, line-to-line voltage refers to the differential voltages of S2 (A)/S2 (B) to S1 (A)/S1 (B), S1 (A)/S1 (B) to S3 (A)/S3 (B), and S3 (A)/S3 (B) to S2 (A)/S2 (B). On resolver input options, line-to-line levels refer to the S1 (A)/ S1 (B) to S3 (A)/S3 (B) and S2 (A)/S2 (B) to S4 (A)/S4 (B) voltages.

